Spring 2022 Lab # 4

Drew Branum, David Antosh, Calvin Lam, Ankit Kanotra

# PWM, Timer/Counter, Interrupt Vectors & Handlers, Reset

## **Abstract**

The ATMega328P(B) is connected to an external circuit constructed on a breadboard with a LCD display and a buzzer. Pulse Width Modulation (PWM) and the 16-bit Timer-Counter peripheral are researched using the Internet and ATMega328P(B) data-sheet. Software is provided and used to change waveforms from 10HZ to 120HZ to analyze the effects on the LCD. The time periods between logic high and low are also analyzed. The code is executed, the LCD "breathes," and the buzzer buzzes. The RESET and TIM1\_COMPA within the given code are then modified to maintain an output frequency of 120 HZ. The oscilloscope's measurements and the sound of the buzzer are analyzed. More given code, LCDPWM, is executed and evaluated within Atmel Studio in conjunction with a provided video. The previous code, not LCDPMW, is then modified to output 120HZ using interrupts to change duty cycles when the interrupt handler is invoked. The LCDPWN C code is then modified to analyze the code changes. Conclusions are made about the given C and Assembly code, the LCD, the PWM, and the buzzer.

# Body

The system clock of the ATMega is set to 16MHZ by default with the pre-scaler being 256. The time clock is then calculated by dividing 16MHZ by 256 to yield 31.25KHZ. To find the 16-bit value needed to maintain 10HZ, the 31.25KHZ is divided by 10HZ yielding 3125 or 0x0C35. This value is then set within the program using r17 and r18, setting r17 to 0x0C and r18 to 0x35. To find the 16-bit value needed to maintain 120HZ, the 31.25KHZ is divided by 120HZ yielding 260 or 0x0104. This value is then set within the program using r17 (0x04) and r18 (0x01). The duty cycles on both are 50% because the circuit is high (on) and low (off) the same amount of time. This means that the circuit is on 50% of the time. In the 10HZ waveform, the high and low are maintained for about 0.1 seconds each. In the 120HZ waveform, the high and low and maintained for 0.00832 seconds each making it indistinguishable. The oscilloscope's measurements regarding the 10HZ waveform .... The buzzer sounds as if it is matching the waveform when it is high (on). It buzzes when the light turns on and seems to match the waveform frequency.

The oscilloscope measurement for 120HZ is generated due to modifications made to the RESET function. Since 120 HZ is a higher frequency and a fixed TOP value is sufficient, mode 14 is used, so the mode of operation is set to fast PWM. In the RESET function, the clock prescaler is changed to 64, causing the timer to be incremented every 64 clock cycles. The ICR1 register is used to store the TOP value. These modifications cause the generation of square waveforms with a frequency of 120 HZ. The buzzer sound does not remain the same, it sounds as if it is fluctuating. It does sound higher than the 10HZ frequency.

The functions of Part 2 and Part 3 differ from Part 4. The code for parts 2 and 3 cause the brightness of the LCD to remain the same since the TOP value (value stored in ICR1), which determines the frequency, is treated as a static variable in both parts. For the code in LCDPWM main.c however, the TOP value (value stored in OCR1A) is continuously changing based on the "dir" value (increments or decrements when the beginning or ending of the TOP value is reached), causing the brightness of the LCD to fluctuate.

In the modified TIM1\_COMPA handler, the value of global variable "dir" is stored in R16. The value of dir (0 or 1) determines if the LCD will increase or decrease in brightness. R16 is then compared to 1, and if the value of R16 is not equal to 0, the program branches to SETDIR0, which sets the value of DIR by loading R16 with 0 and then loading dir with R16. After SETDIR0, the CHECK2 subroutine is executed, which begins by comparing R16 and dir. If R16 does not equal 0, the SETDIR1 subroutine is executed which sets the value of dir by loading R16 with 1 and then loading dir with R16. After the comparison or execution of SETDIR1, OCR1AH is stored in R25 and OCR1AL is stored in R24. The high byte of the OCR1A register is then compared to 0x00, and if it is less than 0x00, the program branches to the subroutine SETDIR1, which returns back to CHECK2 upon completion. If the high byte of the OCR1A register does not equal 0x00, the program branches to the DECR subroutine which returns back to CHECK2 upon completion. The DECR subroutine decrements the low byte of the OCR1A register by the value stored in the global variable "const". If the high byte of

OCR1A is equal to 0 or DECR has been executed, the low byte of OCR1A is compared to 0x00 and the program branches to SETDIR1 if OCR1AL is equal to 0x00. Otherwise, the DECR subroutine is executed again. After DECR has been executed, the program returns back to the TIM1\_COMPA handler and R25 is updated with the new value of OCR1AH while R24 is updated with the new value of OCR1AL. R25 is then compared to 0x08. If R25 is less than 0x08, the INCR subroutine is executed. Otherwise, if R25 is not equal to 0x08, the SETDIR0 subroutine is executed. If R25 is equal to 0x08, R24 is compared to 0x1B. If R24 is greater than 0x1B, SETDIR0 is executed. Otherwise, the INCR subroutine is executed.

RESET:

## Source Code (Software)

```
.set
       dir = 1
                           //Direction of LCD breathing
      const = 5
                           // Constant for changing OCR1A
.set
      0
                           //Start of program is at 0
.org
      RESET
                           //Initial setup of everything to default values
jmp
      INTO H
                           //Interrupt 0 handler
imp
      INT1 H
                           //Interrupt 1 handler
jmp
      PCINTO H
                           //Pin change interrupt 0
jmp
      PCINT1 H
                           //Pin change interrupt 1
jmp
      PCINT2 H
                           //Pin change interrupt 2
jmp
       WDT
                           //Watchdog timeout handler
jmp
      TIM2 COMPA
                           //TC2 Compare Match A handler
jmp
      TIM2 COMPB
                           //TC2 Compare Match B handler
jmp
      TIM2 OVF
                           //TC 2 overflow handler
jmp
                           //TC 1 capture event handler
      TIM1 CAPT
jmp
      TIM1 COMPA
                           //TC 1 compare match A handler
jmp
                           //TC 1 compare match B handler
      TIM1 COMPB
jmp
      TIM1 OVF
                           //TC 2 overflow handler
jmp
      TIM0 COMPA
                           //TC 1 compare match A handler
jmp
      TIM0 COMPB
                           //TC 1 compare match B handler
jmp
      TIM0 OVF
                           //TC 0 overflow handler
jmp
      SPI TC
                           //SPI Transfer Complete
jmp
      USART RXC
                           //USART receive complete
jmp
      USART UDRE
                           //USART data register empty
jmp
      USART TXC
                           //USART transmit complete
jmp
                           //ADC conversion complete
jmp
      ADCC
      EE READY
                           //EEPROM ready
jmp
      ANA COMP
                           //Analog Comparison complete
jmp
                           //I2C interrupt handler
jmp
      TWI
       SPM READY
                           //store program memory ready handler
imp
                           //Initialize the ATMega328P
cli
                           //Disable global interrupts
ldi
      r16,0xFF
                           //Set PB1 or OC1A as output
      DDRB,r16
out
ldi
      r16.0x1B
                           //Set clock prescaler
      TCCR1B,r16
sts
ldi
                           //Set waveform generator to mode 14, with Fast PWM and
      r16,0x82
                           //ICR1 as TOP value, and set compare output mode to
                           //clear OC1A on compare match and set OC1A at
                           //BOTTOM
sts
      TCCR1A,r16
ldi
      r16.0x08
                           //Set TOP value to 2075 to set clock frequency to ~120 Hz
      r17,0x1B
ldi
      ICR1H,r16
sts
      ICR1L,r17
sts
                           //Set timer counter to 0
ldi
      r16,0x00
      TCNT1H,r16
sts
```

|             | sts<br>ldi<br>sts<br>sei | TCNT1L,r16<br>r16,0x02<br>TIMSK1,r16 | //Enable timer to interrupt //Enable global interrupts                                                                                     |
|-------------|--------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| here:       | rjmp                     | here                                 | //Create an infinite loop while LCD dims/brightens via //interrupts                                                                        |
| INT0_H:     | nop<br>reti              |                                      | ;external interrupt 0 handler                                                                                                              |
| INT1_H:     | nop<br>reti              |                                      | ;external interrupt 1 handler                                                                                                              |
| PCINT0_H:   | nop<br>reti              |                                      | ;pin change interrupt 0 handler                                                                                                            |
| PCINT1_H:   | nop<br>reti              |                                      | ;pin change interrupt 1 handler                                                                                                            |
| PCINT2_H:   | nop<br>reti              |                                      | ;pin change interrupt 2 handler                                                                                                            |
| WDT:        | nop<br>reti              |                                      | ;watchdog timeout handler                                                                                                                  |
| TIM2_COMPA: | nop<br>reti              |                                      | ;TC 2 compare match A handler                                                                                                              |
| TIM2_COMPB: | nop<br>reti              |                                      | ;TC 2 compare match B handler                                                                                                              |
| TIM2_OVF:   | nop<br>reti              |                                      | ;TC 2 overflow handler                                                                                                                     |
| TIM1_CAPT:  | nop<br>reti              |                                      | ;TC 1 capture event handler                                                                                                                |
| TIM1_COMPA: | lds<br>cpi<br>brne       | r16,dir<br>r16,1<br>SETDIR0          | ;TC 1 compare match A handler //Get current LCD direction //Checks what the LCD brightness should be doing //Reset direction variable to 0 |

INCR:

SETDIR0:

CHECK2:

DECR:

SETDIR1:

TIM1\_COMPB:

TIM1\_OVF:

|   | lds<br>lds<br>cpi<br>brlt<br>brne<br>cpi | r25,OCR1AH<br>r24,OCR1AL<br>r25,0x08<br>INCR<br>SETDIR0<br>r24,0x1B | //Checking OCR1A < 2075                                                                                                                   |
|---|------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|   | brge                                     | SETDIR0                                                             | //If OCR1A is >2075 make adjustments to variables, so //the brightness of the LCD can go in the reverse direction                         |
|   | adiw<br>sts<br>sts                       | r24,const<br>OCR1AH,r25<br>OCR1AL,r24                               | //Add the const variable to the register pair r24:r25<br>//Load OCR1A with the new incremented value                                      |
|   | rjmp                                     | CHECK2                                                              | //Start the second check                                                                                                                  |
|   | ldi<br>sts                               | r16,0<br>dir,r16                                                    | //LCD direction variable is set to 0<br>//Stores value                                                                                    |
|   | lds<br>cpi<br>brne<br>lds<br>lds         | r16,dir<br>r16,0<br>SETDIR1<br>r25,OCR1AH<br>r24,OCR1AL             | //Second comparison: dir == 0 && OCR1A > 2075<br>//Checks if current direction variable is 0<br>//Check direction, if not 0 then set to 1 |
|   | cpi<br>brlt                              | r25,0x00<br>SETDIR1                                                 | //Compare the high byte of OCR1A to 0x00<br>//If OCR1AH is less than 0x00, then the check fails, so set<br>//dir to 1                     |
|   | brne                                     | DECR                                                                | //If OCR1AH is not equal to 0x00, then the check passes, //so decrement OCR1A                                                             |
|   | cpi<br>breq                              | r24,0x00<br>SETDIR1                                                 | //Checks low bit of OCR1A to see if it equals 0 //Set direction to 1 if the compare above was true                                        |
|   | sbiw<br>sts<br>sts                       | r24,const<br>OCR1AH,r25<br>OCR1AL,r24                               | //Subtract the const variable to the register pair r24:r25 //Load OCR1A with new decremented value                                        |
|   | reti                                     | ,                                                                   | //Return from interrupt                                                                                                                   |
|   | ldi<br>sts<br>reti                       | r16,1<br>dir,r16                                                    | //LCD direction variable is set to 1<br>//Stores direction variable<br>//Return from interrupt                                            |
| : | nop<br>reti                              |                                                                     | ;TC 1 compare match B handler                                                                                                             |
|   | nop<br>reti                              |                                                                     | ;TC 1 overflow handler                                                                                                                    |

TIM0 COMPA: ;TC 0 compare match A handler nop reti TIM0 COMPB: ;TC 1 compare match B handler nop reti TIM0 OVF: ;TC 0 overflow handler nop reti SPI TC: ;SPI Transfer Complete nop reti USART RXC: ;USART receive complete nop reti USART\_UDRE: ;USART data register empty nop reti USART\_TXC: ;USART transmit complete nop reti ADCC: ;ADC conversion complete nop reti EE READY: ;EEPROM ready nop reti ANA COMP: ;Analog Comparison complete nop reti TWI: ;I2C interrupt handler nop reti SPM\_READY: nop ;store program memory ready handler reti

# Schematics (Hardware)



| Title ECE41 | 2 Lab 4 Circuit                     |            |
|-------------|-------------------------------------|------------|
| Author      |                                     |            |
| Fugene R    | ockey, CopyRight 2018, All Rights   | Deceman    |
|             |                                     |            |
| Lagonon     | ockoj, o opjingit zoro, i si nigiti | 11.0001100 |
| File        | oolog, oopprign 2010, 1 a riight    | Document   |
| File        | C:\Users\Donkey\Desktop\Lab4.dsn    | Document   |
| File        | 3, 13 5                             | Document   |

# Analysis

By using and analyzing interrupt handlers along with the reset vector and Timer/Counter registers, experience and knowledge using pulse width modulation was gained, which consequently allowed PWM to be successfully executed in the project. Since PWM is used to efficiently control the amount of power supplied to a device, it is a valuable technique when dealing with embedded systems that require power modulation. For example, PWM might be used to manage the speed of a motor or generate an audio signal with varying frequency.

# Conclusion

Experiencing the use cases of timers, counters, and interrupt driven assembly code were the goals of this exercise. Timers and counters were used to constantly make the application move to a new state, and when certain parameters are met, interrupts will trigger in the program and will subsequently adjust the intensity of the LCD's backlights with the Pulse Width Modulation power controlling method.

# References

ATMega328PB Datasheet (n.d.). Retrieved April 15, 2022 from http://ww1.microchip.com/downloads/en/DeviceDoc/40001906A.pdf